Real-Time Measurement and Control

cancel
Showing results for 
Search instead for 
Did you mean: 

PXIe-5172 Compile Error -61499 "IO Resource has an invalid clock name specified for <RequiredClockDomain>"

Solved!
Go to solution

LabVIEW 2022 Q3

FlexRIO 22.8

NI-SCOPE 2022 Q3

LabVIEW 2022 Instrument Design Libraries for Reconfigurable Oscilloscopes

NI PXIe-1092 Chassis

NI PXIe-8881 Controller

NI PXIe-5172 8CH - 410T Reconfigurable Oscilloscope

 

I can add the scope FPGA target just fine in the project.

I create a new FPGA IO for Channel0.

New VI with just the FPGA IO node and an indicator.

When I try to compile, I get the attached error:

 

<CodeGenErr>
<ErrorCode>-61499</ErrorCode>
<DynamicText>niFpgaReadWriteSetOutput_ValidateClockDomain.vi<-niFpgaDIOReadWriteSetOutput_SpecifyComponent.vi<-nirviEIOImplementation_CallTargetSpecifyComponent.vi:7310001<-niFpgaSpecifyComponent_nirviEIOImplementation.vi<-niFpgaSpecifyComponent_nirviEIOImplementation.vi.ProxyCaller
<APPEND>
<b>Additional Information:</b> IO Resource has an invalid clock name specified for <RequiredClockDomain></DynamicText>
</CodeGenErr>

 

What am I missing here? What am I doing wrong?

Robert Mortensen
CLA, CLED, LabVIEW Champion, Principal Systems Engineer, Testeract
0 Kudos
Message 1 of 14
(1,760 Views)
Solution
Accepted by topic author FlamingYawn

Hi, what clock do you specify for SCTL inside which IO nodes are placed?  

IO nodes for 5172's AI should be placed inside Data Clock domain.  Maybe, your test code specifies different clock source for the SCTL.  Data Clock can be added under FPGA target.  

 

UMASO_0-1681457523755.png

 

0 Kudos
Message 2 of 14
(1,726 Views)

Thanks! I was just using the default 40 MHz clock. I guess that doesn't work for this AI. 

 

I had looked into the Data Clock, but was put off by the warning message:

 

"Warning: LabVIEW FPGA will not generate period constraint for this clock resource. Ensure that the clock period constraint is defined in the CLIP constraints file. The clock parameters specified here are required for LabVIEW FPGA to constraint clock domain crossings and to configure derived clocks from this clock resource. For information regarding creating or modifying the CLIP constraints file, please consult the LabVIEW Help and ni.com/support."

 

I wasn't using any CLIP so I thought this would be a problem.

Robert Mortensen
CLA, CLED, LabVIEW Champion, Principal Systems Engineer, Testeract
0 Kudos
Message 3 of 14
(1,716 Views)

Glad that setting data clock resolved the error.  That makes sense.  Do you have any reason starting from scratch rather than from Streaming or Multi Record Sample Project?  Anyways, hope you have a great experiences with NI's open-FPGA oscilloscopes.  It is definitely a great instrument customizable while easily used as just an oscilloscope with Instrument Studio.  

0 Kudos
Message 4 of 14
(1,707 Views)

I had trouble filtering the examples for the 5172 and wanted to start from absolute basics. I assumed the getting started instructions would discuss any need to explicitly add something like the Data Clock, but I guess not.

Robert Mortensen
CLA, CLED, LabVIEW Champion, Principal Systems Engineer, Testeract
0 Kudos
Message 5 of 14
(1,705 Views)

Yes, I agree.  NIs FPGA-related inventions had been so much wonderful but they had been horrible with communicating the wonderfuluness to outside world.  

What are you planning to do with 5172?  I have some experiences with 5172 and 5164.  Let me know if you feel liike.  

0 Kudos
Message 6 of 14
(1,700 Views)

Reading a laser line scanner to capture an image of a moving topological surface.

Robert Mortensen
CLA, CLED, LabVIEW Champion, Principal Systems Engineer, Testeract
0 Kudos
Message 7 of 14
(1,693 Views)

What kind of implementation needed on FPGA of PXIe-5172?  Does the trigger of laser timing come into as digital signal?  

0 Kudos
Message 8 of 14
(1,691 Views)

Syncing the AO that drives the orientation of the laser with PXI_Trig0

Robert Mortensen
CLA, CLED, LabVIEW Champion, Principal Systems Engineer, Testeract
0 Kudos
Message 9 of 14
(1,687 Views)

So, I assume triggers are generated first, then, some samples are acquired from AI for every trigger output.  If it is in that case, please keep in mind that ADC pipelined delay should be considered inside SCTL.  Accessing PFI lines or PXI trigger lines have less delay compared to AI node.  Also, AI samples at 250MSps are handled two samples per cycle of SCTL at 125MHz.  Therefore, the finiest resolution of timing between DO to AI acquisition is 8nsec.  

 

If my assumptions are not correct, just ignore this post.  Enjoy your development!

0 Kudos
Message 10 of 14
(1,677 Views)